# Register with Synchronous Clear and Load



# Left shift register with Synchronous Clear and load



# Verilog Code for a Simple Synchronous Counter



# 4 bit fully synchronous counter



| Control Signals |     |    | Next State        |         |                 |                 |                   |
|-----------------|-----|----|-------------------|---------|-----------------|-----------------|-------------------|
| ClrN            | LdN | PT | $Q_3^{\dagger}$   | $Q_2^+$ | $Q_1^{\dagger}$ | $Q_0^{\dagger}$ |                   |
| 0               | X   | X  | 0                 | O       | 0               | 0               | (clear)           |
| 1               | 0   | X  | $D_3$             | $D_2$   | $D_1$           | $D_0$           | (parallel load)   |
| 1               | 1   | 0  | $Q_3$             | $Q_2$   | $Q_1$           | $Q_0$           | (no change)       |
| 1               | 1   | 1  | present state + 1 |         |                 |                 | (increment count) |

# 4 bit fully synchronous counter



| Control Signals |     |    | Next State        |         |                 |                  |                   |
|-----------------|-----|----|-------------------|---------|-----------------|------------------|-------------------|
| ClrN            | LdN | PT | $Q_3^{\dagger}$   | $Q_2^+$ | $Q_1^{\dagger}$ | $Q_0^{\dagger}$  |                   |
| 0               | X   | X  | 0                 | 0       | 0               | 0                | (clear)           |
| 1               | 0   | X  | $D_3$             | $D_2$   | $D_1$           | $D_{\mathbb{Q}}$ | (parallel load)   |
| 1               | 1   | 0  | $Q_3$             | $Q_2$   | $Q_1$           | $Q_0^{13}$       | (no change)       |
| 1               | 1   | 1  | present state + 1 |         |                 |                  | (increment count) |

This counter has four control inputs—ClrN, LdN, P, and T. Both P and T are used to enable the counting function. While P is an actual enable signal to the 4-bit generic counter, T is used for a carry connection signal when cascading multiple counters. Operation of the counter is as color color

- 1. If ClrN = 0, all flip-flops are set to 0 following the rising clock edge.
- 2. If ClrN = 1 and LdN = 0, the *D* inputs are transferred (loaded) in parallel to the flip-flops following the rising clock edge.
- 3. If ClrN = LdN = 1 and P = T = 1, the count is enabled and the counter state will be incremented by 1 following the rising clock edge.

If T = 1, the counter generates a carry  $(C_{out})$  in state 15; consequently

$$C_{\text{out}} = Q_3 Q_2 Q_1 Q_0 T$$





```
// 74163 FULLY SYNCHRONOUS COUNTER
module c74163(LdN, ClrN, P, T, Clk, D, Cout, Qout);
input
              LdN;
input
              ClrN:
input
input
              T;
input
              Clk:
input [3:0]
              D;
output
             Cout;
output [3:0] Qout;
reg [3:0]
             Q;
assign Qout = Q;
assign Cout = Q[3] & Q[2] & Q[1] & Q[0] & T;
always @(posedge Clk)
begin
  if (~ClrN)
                 Q \le 4'b0000;
  else if (~LdN) Q <= D;
  else if (P \& T) Q \leftarrow Q + 1;
end
endmodule
```

### **Avoiding Unwanted Latches**

Verilog signals retain their current values until they are changed. This can result in the creation of unwanted latches when the Verilog code is synthesized. For example, in a combinational always block created using the statements

```
always @ (Sel or I_0 or I_1 or I_2)
begin
if (Sel == 2'b00) F = I_0;
else if (Sel == 2'b01) F = I_1;
else if (Sel == 2'b10) F = I_2;
end
```

there would be latches to hold the value of F when Sel changes to 2'b11. Someone probably wrote this code intending a MUX. Circuits with latches are not combinational hardware any more. The latch creates a variety of timing problems and unexpected behavior. Instead of being 1 bit wide, if F is 8 bits wide, eight latches would be created.

One can avoid unwanted latches by assigning a value to combinational signals in every possible execution path in an always block intended to create combinational hardware. Hence one should include an **else** clause in every **if** statement or explicitly include all possible cases of the inputs. For example, the code

```
always @ (Sel or I_0 or I_1 or I_2 or I_3) begin if (Sel == 2'b00) F = I_0; else if (Sel == 2'b01) F = I_1; else if (Sel == 2'b10) F = I_2; else if (Sel == 2'b11) F = 0; end
```

would not create any latches but would create a MUX. For **if** then **else** statements and **case** statements, it is important to have all cases specified.

Another method to avoid latches is by initializing at the beginning of the always statement. For instance, the following code is latch free, even though only three of the four possible cases are specified.

```
always @ (Sel or I_0 or I_1 or I_2 or I_3) F=0; begin if (Sel == 2'b00) F=I_0; else if (Sel == 2'b01) F=I_1; else if (Sel == 2'b10) F=I_2; end
```

## 2.15.1 Modeling a Sequential Machine

In this section, we discuss several ways of writing Verilog descriptions for sequential machines. Let us assume that we have to write a **behavioral** model for a Mealy sequential circuit represented by the state table in Figure 2-51 (one may note that this is the BCD to Excess-3 code converter designed in Chapter 1). A block diagram of this state machine is also shown in Figure 2-51. This view of the circuit can be used to write its entity description. Please note that the current state and next state are not visible externally.

|                                                                                        | NS                                                 |                                                                      | Z                |                       | X → Combinational → |
|----------------------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------------------------------------|------------------|-----------------------|---------------------|
| $ \begin{array}{c} PS \\ S_0 \\ S_1 \\ S_2 \\ S_3 \\ S_3 \end{array} $                 | $X = 0$ $S_1$ $S_3$ $S_4$ $S_5$                    | S <sub>2</sub><br>S <sub>4</sub><br>S <sub>4</sub><br>S <sub>5</sub> | 1<br>1<br>0<br>0 | X = 1 $0$ $0$ $1$ $1$ | CLK State register  |
| S <sub>2</sub><br>S <sub>3</sub><br>S <sub>4</sub><br>S <sub>5</sub><br>S <sub>6</sub> | S <sub>5</sub><br>S <sub>0</sub><br>S <sub>0</sub> | $\frac{S_6}{S_0}$                                                    | 0                | 1                     | PS                  |

The following are important coding practices while writing synthesizable Verilog for sequential hardware:

- (a) Use an edge-triggered clock in the sensitivity list using the **posedge** or **negedge** keywords.
- (b) Use non-blocking assignments—that is, "<=" inside always blocks although it is possible to get sequential hardware by certain uses of the blocking "=" operator.</li>(c) Do not mix blocking and non-blocking statements in an always block.
- (d) Do not make assignments to the same variable from more than one always block. This is not a compile-time error and hence may go unnoticed.
- (e) Avoid unwanted latches by assigning a value to combinational output signals in every possible execution path in the always block. This can be done by
- i. including else clauses for if statements,
- ii. specifying all cases for case statements or have a default clause at the end, or unconditionally assigning default values to all combinational output signals at the beginning of the always block.

There are several ways to model this sequential machine. One approach would be to use two always blocks to represent the two parts of the circuit. One always block models the combinational part of the circuit and generates the next state information and outputs. The other always block models the state register and updates the state at the appropriate edge of the clock. Figure 2-52 illustrates such a model for this Mealy machine. The first always block represents the combinational circuit. At the behavioral level, we will represent the state and next state of the circuit by integer signals initialized to 0. Please remember that this initialization is meaningful only for simulations. Since the circuit outputs, Z and Nextstate, can change when either the State or X changes, the sensitivity list includes both State and X. The case statement tests the value of State, and depending on the value of X, Z and Nextstate are assigned new values. The second always block represents the state register. Whenever the rising edge of the clock occurs, State is updated to the value of Nextstate, so CLK appears in the sensitivity list. The second always block will simulate correctly if written as

but in order to synthesize with edge-triggered flip-flops, the event expression (posedge) or negedge must be used, as in





## Constants

Verilog provides constants in addition to variables and nets. Verilog provides three different ways to define constant values, one of which is using `define as in

```
`define constant_name constant_value
```

The `define is one of the compiler directives in Verilog and is used to define a number or an expression for a meaningful string. The `in `define is called *grave accent* (ASCII 0x60). It is different from the character ('), which is the *apostrophe* character (ASCII 0x27). More on compiler directives can be found in Chapter 8.

The `define compiler directive replaces 'constant\_name with constant\_value. For example:

```
`define wordsize 16 reg [1:`wordsize] data;
```

causes the string wordsize to be replaced by 16. It then shows how data is declared to be a reg of width wordsize.

Another method to create constants is to use the parameter keyword as follows:

```
parameter constant_name = constant_value;
```





For example,

parameter msb = 15; // defines msb as a constant value 15
parameter [31:0] decim = 1'b1; // value converted to 32 bits

Another method to make constants is using localparam.

localparam constant\_name = constant\_value;

The localparam is similar to the parameter, but it cannot be directly changed. The localparam can be used to define constants that should not be changed.

Verilog can define constant values in a module using the parameter. The parameter can be used to customize the module instances. Typical uses of parameters are to specify delays and width of variables.

For example,

parameter msb = 15; // defines msb as a constant value 15
parameter [31:0] decim = 1'b1; // value converted to 32 bits

Another method to make constants is using localparam.

localparam constant\_name = constant\_value;

The localparam is similar to the parameter, but it cannot be directly changed. The localparam can be used to define constants that should not be changed.

Verilog can define constant values in a module using the parameter. The parameter can be used to customize the module instances. Typical uses of parameters are to specify delays and width of variables.

## Arrays

A key feature of VLSI circuits is the repeated use of similar structures. Arrays in Verilog can be used while modeling the repetition. Digital systems often use memory arrays. Verilog arrays can be used to create memory arrays and specify the values to be stored in these arrays. In order to use an array in Verilog, we must declare the array upper and lower bound. There are two positions to declare the array bounds:

In one option, the array bounds are declared between the variable type (reg or net) and the variable name, and the array bound means the number of bits for the declared variable. If the array bound is defined as [7:0] as shown in the following example,

```
reg [7:0] eight_bit_register;
```

the register variable eight\_bit\_register can store one byte (eight bits) of information. The 8-bit register can be initialized to hold the value 00000001 using the following statement:

```
eight_bit_register = 8'b00000001;
```

As a second option, array bounds can be declared after the name of the array. In the declaration that follows, rega is an array of n 1-bit registers while regb is a single n-bit register.

```
reg rega [1:n]; // This is an array of n 1-bit registers
reg [1:n] regb; // This is an n-bit register
```

We can define multiple 8-bit registers in one array declaration. In this case, additional upper and lower bound(s) must be declared after the name of the array. In the example that follows, 16 registers are declared; each register can store one-byte (8-bit) vector information.

```
reg [7:0] eight_bit_register_array [15:0];
```

The foregoing declaration means that each of the 16 variables in the array can have 8-bit vector information. This array can be initialized as follows:





Arrays can be created of various data types. Arrays of wires and integers can be declared as follows:

wire wire\_array[5:0]; // declares an array of 6 wires integer inta[1:64]; // declares an array of 64 integer values

#### Matrices



Multidimensional array types may also be defined with two or more dimensions. The following example defines a 2-dimensional array variable in an initial statement, which is a matrix of integers with four rows and three columns with 8-bit elements:

```
reg [7:0] matrixA [0:3][0:2] = { { 1, 2, 3},
                                 {10, 11, 12}};
```

The array element matrixA[3][1] references the element in the fourth row and second column, which has a value of 11.

#### Look-Up Table Method Using Arrays and Parameters

The array construct together with parameter can be used to create look-up tables which can be used to create combinational circuits using the ROM or Look-up Table (LUT) method.





The Verilog code for the parity generator is illustrated in Figure 2-61. The first 4 bits of the output are identical to the input. Hence, instead of storing all 5 bits of the output, one might store only the parity bit and then concatenate it to the input bits. The parameter construct is used to define the ParityBit which is 1-bit constant, and the 4-bit input data and 1-bit ParityBit are concatenated to make a parity code as an output.

FIGURE 2-61: Parity Code Generator Using the LUT Method





# 2.18 Loops in Verilog

Often, one has systems where some activity is happening in a repetitive fashion. Verilog loop statements can be used to express this behavior. A loop statement is a sequential statement. Verilog has several kinds of loop statements including **for** loops and **while** loops. There is also a **repeat** loop.

### Forever Loop (Infinite Loop)

Infinite loops are undesirable in common computer languages, but they can be useful in hardware modeling where a device works continuously and continues to work until the power is off. Below is an example for a forever loop:

```
begin
  clk = 1'b0;
  forever #10 clk = ~clk;
end
```

### For Loop

One way to augment the basic loop is to use the **for** loop, where the number of invocations of the loop can be specified. Syntax is similar to C language except that begin and and are used instead of [1] for more than one statement. Note that





## Example

Parity bits are often used in digital communication for error detection and correction. The simplest of these involve transmitting one additional bit with the data, a parity bit. Use Verilog arrays to represent a parity generator that generates a 5-bit-odd-parity generation for a 4-bit input number using the look-up table (LUT) method.

Answer: The input word is a 4-bit binary number. A 5-bit odd-parity representation will contain exactly an odd number of 1s in the output word. This can be accomplished by the ROM or LUT method using a look-up table of size 16 entries  $\times$  5 bits. The look-up table is indicated in Figure 2-60.

| Inp | out (LU | T Addre | ess) | Output (LUT Data) |   |   |   |   |  |
|-----|---------|---------|------|-------------------|---|---|---|---|--|
| A   | В       | C       | D    | P                 | Q | R | S | Т |  |
| O   | 0       | 0       | 0    | 0                 | O | O | O | 1 |  |
| O   | O       | O       | 1    | 0                 | O | O | 1 | 0 |  |
| O   | O       | 1       | O    | 0                 | O | 1 | O | 0 |  |
| O   | O       | 1       | 1    | O                 | O | 1 | 1 | 1 |  |
| O   | 1       | O       | O    | 0                 | 1 | O | O | O |  |
| O   | 1       | O       | 1    | 0                 | 1 | 0 | 1 | 1 |  |
| O   | 1       | 1       | O    | 0                 | 1 | 1 | O | 1 |  |
| O   | 1       | 1       | 1    | 0                 | 1 | 1 | 1 | O |  |
| 1   | 0       | O       | O    | 1                 | O | O | O | O |  |
| 1   | O       | O       | 1    | 1                 | O | 0 | 1 | 1 |  |
| 1   | O       | 1       | O    | 1                 | O | 1 | O | 1 |  |
| 1   | O       | 1       | 1    | 1                 | 0 | 1 | 1 | C |  |
| 1   | 1       | O       | O    | 1                 | 1 | 0 | O | 1 |  |
| 1   | 1       | O       | 1    | 1                 | 1 | O | 1 | O |  |
| 1   | 1       | 1       | 0    | 1                 | 1 | 1 | O | O |  |
| 1   | 1       | 1       | 1    | 1                 | 1 | 1 | 1 | 1 |  |



















